"BriefDescription":"Counts the total number of BACLEARS due to all branch types including conditional and unconditional jumps, returns, and indirect branches.",
"BriefDescription":"Retired Instructions who experienced DSB miss.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.ANY_DSB_MISS",
"MSRIndex":"0x3F7",
"MSRValue":"0x1",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired Instructions who experienced a critical DSB miss.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.DSB_MISS",
"MSRIndex":"0x3F7",
"MSRValue":"0x11",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired Instructions who experienced iTLB true miss.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.ITLB_MISS",
"MSRIndex":"0x3F7",
"MSRValue":"0x14",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired Instructions who experienced Instruction L1 Cache true miss.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.L1I_MISS",
"MSRIndex":"0x3F7",
"MSRValue":"0x12",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired Instructions who experienced Instruction L2 Cache true miss.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.L2_MISS",
"MSRIndex":"0x3F7",
"MSRValue":"0x13",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions after front-end starvation of at least 1 cycle",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_1",
"MSRIndex":"0x3F7",
"MSRValue":"0x600106",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 128 cycles which was not interrupted by a back-end stall.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_128",
"MSRIndex":"0x3F7",
"MSRValue":"0x608006",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 16 cycles which was not interrupted by a back-end stall.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_16",
"MSRIndex":"0x3F7",
"MSRValue":"0x601006",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions after front-end starvation of at least 2 cycles",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_2",
"MSRIndex":"0x3F7",
"MSRValue":"0x600206",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 256 cycles which was not interrupted by a back-end stall.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_256",
"MSRIndex":"0x3F7",
"MSRValue":"0x610006",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end had at least 1 bubble-slot for a period of 2 cycles which was not interrupted by a back-end stall.",
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 32 cycles which was not interrupted by a back-end stall.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_32",
"MSRIndex":"0x3F7",
"MSRValue":"0x602006",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 4 cycles which was not interrupted by a back-end stall.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_4",
"MSRIndex":"0x3F7",
"MSRValue":"0x600406",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 512 cycles which was not interrupted by a back-end stall.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_512",
"MSRIndex":"0x3F7",
"MSRValue":"0x620006",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 64 cycles which was not interrupted by a back-end stall.",
"CollectPEBSRecord":"2",
"Counter":"0,1,2,3,4,5,6,7",
"EventCode":"0xc6",
"EventName":"FRONTEND_RETIRED.LATENCY_GE_64",
"MSRIndex":"0x3F7",
"MSRValue":"0x604006",
"PEBS":"1",
"PEBScounters":"0,1,2,3,4,5,6,7",
"SampleAfterValue":"100007",
"TakenAlone":"1",
"UMask":"0x1",
"Unit":"cpu_core"
},
{
"BriefDescription":"Retired instructions that are fetched after an interval where the front-end delivered no uops for a period of 8 cycles which was not interrupted by a back-end stall.",