2022-04-02 18:24:21 +05:00
[
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Unhalted core cycles when the thread is in ring 0." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
2022-04-02 18:24:21 +05:00
"EventCode" : "0x5C" ,
"EventName" : "CPL_CYCLES.RING0" ,
"SampleAfterValue" : "2000003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Number of intervals between processor halts while thread is in ring 0." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"CounterMask" : "1" ,
2022-04-02 18:24:21 +05:00
"EdgeDetect" : "1" ,
2022-05-12 10:47:00 -07:00
"EventCode" : "0x5C" ,
2022-04-02 18:24:21 +05:00
"EventName" : "CPL_CYCLES.RING0_TRANS" ,
"SampleAfterValue" : "100007" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Unhalted core cycles when thread is in rings 1, 2, or 3." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x5C" ,
2022-04-02 18:24:21 +05:00
"EventName" : "CPL_CYCLES.RING123" ,
"SampleAfterValue" : "2000003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Hardware Prefetch requests that miss the L1D cache. This accounts for both L1 streamer and IP-based (IPP) HW prefetchers. A request is being counted each time it access the cache & miss it, including if a block is applicable or if hit the Fill Buffer for ." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x4E" ,
2022-04-02 18:24:21 +05:00
"EventName" : "HW_PRE_REQ.DL1_MISS" ,
"SampleAfterValue" : "2000003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Valid instructions written to IQ per cycle." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x17" ,
"EventName" : "INSTS_WRITTEN_TO_IQ.INSTS" ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "2000003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x1"
} ,
{
2022-04-02 18:24:21 +05:00
"BriefDescription" : "Cycles when L1 and L2 are locked due to UC or split lock." ,
2022-05-12 10:47:00 -07:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x63" ,
"EventName" : "LOCK_CYCLES.SPLIT_LOCK_UC_LOCK_DURATION" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
}
]