"PublicDescription":"Counts demand data loads that caused a page walk of any page size (4K/2M/4M/1G). This implies it missed in all TLB levels, but the walk need not have completed.",
"PublicDescription":"Counts completed page walks (all page sizes) caused by demand data loads. This implies it missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (1G sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (2M/4M sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (4K sizes) caused by demand data loads. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
"BriefDescription":"Counts 1 per cycle for each PMH that is busy with a page walk for a load. EPT page walk duration are excluded in Skylake.",
"Counter":"0,1,2,3",
"CounterHTOff":"0,1,2,3,4,5,6,7",
"EventCode":"0x08",
"EventName":"DTLB_LOAD_MISSES.WALK_PENDING",
"PublicDescription":"Counts 1 per cycle for each PMH that is busy with a page walk for a load. EPT page walk duration are excluded in Skylake microarchitecture.",
"PublicDescription":"Counts demand data stores that caused a page walk of any page size (4K/2M/4M/1G). This implies it missed in all TLB levels, but the walk need not have completed.",
"PublicDescription":"Counts completed page walks (all page sizes) caused by demand data stores. This implies it missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (1G sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (2M/4M sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (4K sizes) caused by demand data stores. This implies address translations missed in the DTLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts 1 per cycle for each PMH that is busy with a page walk for a store. EPT page walk duration are excluded in Skylake microarchitecture.",
"PublicDescription":"Counts the number of flushes of the big or small ITLB pages. Counting include both TLB Flush (covering all sets) and TLB Set Clear (set-specific).",
"PublicDescription":"Counts page walks of any page size (4K/2M/4M/1G) caused by a code fetch. This implies it missed in the ITLB and further levels of TLB, but the walk need not have completed.",
"BriefDescription":"Cycles when at least one PMH is busy with a page walk for code (instruction fetch) request. EPT page walk duration are excluded in Skylake.",
"PublicDescription":"Cycles when at least one PMH is busy with a page walk for code (instruction fetch) request. EPT page walk duration are excluded in Skylake microarchitecture.",
"PublicDescription":"Counts completed page walks (all page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.",
"BriefDescription":"Code miss in all TLB levels causes a page walk that completes. (1G)",
"Counter":"0,1,2,3",
"CounterHTOff":"0,1,2,3,4,5,6,7",
"EventCode":"0x85",
"EventName":"ITLB_MISSES.WALK_COMPLETED_1G",
"PublicDescription":"Counts completed page walks (1G page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (2M/4M page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (4K page sizes) caused by a code fetch. This implies it missed in the ITLB (Instruction TLB) and further levels of TLB. The page walk can end with or without a fault.",
"BriefDescription":"Counts 1 per cycle for each PMH that is busy with a page walk for an instruction fetch request. EPT page walk duration are excluded in Skylake.",
"Counter":"0,1,2,3",
"CounterHTOff":"0,1,2,3,4,5,6,7",
"EventCode":"0x85",
"EventName":"ITLB_MISSES.WALK_PENDING",
"PublicDescription":"Counts 1 per cycle for each PMH (Page Miss Handler) that is busy with a page walk for an instruction fetch request. EPT page walk duration are excluded in Skylake michroarchitecture.",
"SampleAfterValue":"100003",
"UMask":"0x10"
},
{
"BriefDescription":"DTLB flush attempts of the thread-specific entries",
"Counter":"0,1,2,3",
"CounterHTOff":"0,1,2,3,4,5,6,7",
"EventCode":"0xBD",
"EventName":"TLB_FLUSH.DTLB_THREAD",
"PublicDescription":"Counts the number of DTLB flush attempts of the thread-specific entries.",
"SampleAfterValue":"100007",
"UMask":"0x1"
},
{
"BriefDescription":"STLB flush attempts",
"Counter":"0,1,2,3",
"CounterHTOff":"0,1,2,3,4,5,6,7",
"EventCode":"0xBD",
"EventName":"TLB_FLUSH.STLB_ANY",
"PublicDescription":"Counts the number of any STLB flush attempts (such as entire, VPID, PCID, InvPage, CR3 write, etc.).",