"BriefDescription":"Number of cycles in single lpar mode. All threads in the core are assigned to the same lpar",
"PublicDescription":""
},
{
"EventCode":"0x2006e",
"EventName":"PM_2LPAR_CYC",
"BriefDescription":"Cycles in 2-lpar mode. Threads 0-3 belong to Lpar0 and threads 4-7 belong to Lpar1",
"PublicDescription":"Number of cycles in 2 lpar mode"
},
{
"EventCode":"0x4e05e",
"EventName":"PM_4LPAR_CYC",
"BriefDescription":"Number of cycles in 4 LPAR mode. Threads 0-1 belong to lpar0, threads 2-3 belong to lpar1, threads 4-5 belong to lpar2, and threads 6-7 belong to lpar3",
"PublicDescription":""
},
{
"EventCode":"0x610050",
"EventName":"PM_ALL_CHIP_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope was chip pump (prediction=correct) for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was chip pump (prediction=correct) for all data types ( demand load,data,inst prefetch,inst fetch,xlate (I or d)"
},
{
"EventCode":"0x520050",
"EventName":"PM_ALL_GRP_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope and data sourced across this scope was group pump for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was group pump for all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)"
},
{
"EventCode":"0x620052",
"EventName":"PM_ALL_GRP_PUMP_MPRED",
"BriefDescription":"Final Pump Scope (Group) ended up either larger or smaller than Initial Pump Scope for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Final Pump Scope(Group) to get data sourced, ended up larger than Initial Pump Scope OR Final Pump Scope(Group) got data from source that was at smaller scope(Chip) Final pump was group pump and initial pump was chip or final and initial pump was gro"
},
{
"EventCode":"0x610052",
"EventName":"PM_ALL_GRP_PUMP_MPRED_RTY",
"BriefDescription":"Final Pump Scope (Group) ended up larger than Initial Pump Scope (Chip) for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Final Pump Scope(Group) to get data sourced, ended up larger than Initial Pump Scope (Chip) Final pump was group pump and initial pump was chip pumpfor all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)"
},
{
"EventCode":"0x610054",
"EventName":"PM_ALL_PUMP_CPRED",
"BriefDescription":"Pump prediction correct. Counts across all types of pumps for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Pump prediction correct. Counts across all types of pumpsfor all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)"
},
{
"EventCode":"0x640052",
"EventName":"PM_ALL_PUMP_MPRED",
"BriefDescription":"Pump misprediction. Counts across all types of pumps for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Pump Mis prediction Counts across all types of pumpsfor all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)"
},
{
"EventCode":"0x630050",
"EventName":"PM_ALL_SYS_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope was system pump for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was system pump for all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)"
},
{
"EventCode":"0x630052",
"EventName":"PM_ALL_SYS_PUMP_MPRED",
"BriefDescription":"Final Pump Scope (system) mispredicted. Either the original scope was too small (Chip/Group) or the original scope was System and it should have been smaller. Counts for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Final Pump Scope(system) to get data sourced, ended up larger than Initial Pump Scope(Chip/Group) OR Final Pump Scope(system) got data from source that was at smaller scope(Chip/group) Final pump was system pump and initial pump was chip or group or"
},
{
"EventCode":"0x640050",
"EventName":"PM_ALL_SYS_PUMP_MPRED_RTY",
"BriefDescription":"Final Pump Scope (system) ended up larger than Initial Pump Scope (Chip/Group) for all data types (demand load,data prefetch,inst prefetch,inst fetch,xlate)",
"PublicDescription":"Final Pump Scope(system) to get data sourced, ended up larger than Initial Pump Scope (Chip or Group) for all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)"
},
{
"EventCode":"0x4082",
"EventName":"PM_BANK_CONFLICT",
"BriefDescription":"Read blocked due to interleave conflict. The ifar logic will detect an interleave conflict and kill the data that was read that cycle",
"PublicDescription":""
},
{
"EventCode":"0x5086",
"EventName":"PM_BR_BC_8",
"BriefDescription":"Pairable BC+8 branch that has not been converted to a Resolve Finished in the BRU pipeline",
"PublicDescription":""
},
{
"EventCode":"0x5084",
"EventName":"PM_BR_BC_8_CONV",
"BriefDescription":"Pairable BC+8 branch that was converted to a Resolve Finished in the BRU pipeline",
"PublicDescription":""
},
{
"EventCode":"0x40ac",
"EventName":"PM_BR_MPRED_CCACHE",
"BriefDescription":"Conditional Branch Completed that was Mispredicted due to the Count Cache Target Prediction",
"PublicDescription":""
},
{
"EventCode":"0x40b8",
"EventName":"PM_BR_MPRED_CR",
"BriefDescription":"Conditional Branch Completed that was Mispredicted due to the BHT Direction Prediction (taken/not taken)",
"PublicDescription":""
},
{
"EventCode":"0x40ae",
"EventName":"PM_BR_MPRED_LSTACK",
"BriefDescription":"Conditional Branch Completed that was Mispredicted due to the Link Stack Target Prediction",
"PublicDescription":""
},
{
"EventCode":"0x40ba",
"EventName":"PM_BR_MPRED_TA",
"BriefDescription":"Conditional Branch Completed that was Mispredicted due to the Target Address Prediction from the Count Cache or Link Stack. Only XL-form branches that resolved Taken set this event",
"PublicDescription":""
},
{
"EventCode":"0x10138",
"EventName":"PM_BR_MRK_2PATH",
"BriefDescription":"marked two path branch",
"PublicDescription":""
},
{
"EventCode":"0x409c",
"EventName":"PM_BR_PRED_BR0",
"BriefDescription":"Conditional Branch Completed on BR0 (1st branch in group) in which the HW predicted the Direction or Target",
"PublicDescription":""
},
{
"EventCode":"0x409e",
"EventName":"PM_BR_PRED_BR1",
"BriefDescription":"Conditional Branch Completed on BR1 (2nd branch in group) in which the HW predicted the Direction or Target. Note: BR1 can only be used in Single Thread Mode. In all of the SMT modes, only one branch can complete, thus BR1 is unused",
"PublicDescription":""
},
{
"EventCode":"0x489c",
"EventName":"PM_BR_PRED_BR_CMPL",
"BriefDescription":"Completion Time Event. This event can also be calculated from the direct bus as follows: if_pc_br0_br_pred(0) OR if_pc_br0_br_pred(1)",
"PublicDescription":"IFU"
},
{
"EventCode":"0x40a4",
"EventName":"PM_BR_PRED_CCACHE_BR0",
"BriefDescription":"Conditional Branch Completed on BR0 that used the Count Cache for Target Prediction",
"PublicDescription":""
},
{
"EventCode":"0x40a6",
"EventName":"PM_BR_PRED_CCACHE_BR1",
"BriefDescription":"Conditional Branch Completed on BR1 that used the Count Cache for Target Prediction",
"PublicDescription":""
},
{
"EventCode":"0x48a4",
"EventName":"PM_BR_PRED_CCACHE_CMPL",
"BriefDescription":"Completion Time Event. This event can also be calculated from the direct bus as follows: if_pc_br0_br_pred(0) AND if_pc_br0_pred_type",
"PublicDescription":"IFU"
},
{
"EventCode":"0x40b0",
"EventName":"PM_BR_PRED_CR_BR0",
"BriefDescription":"Conditional Branch Completed on BR0 that had its direction predicted. I-form branches do not set this event. In addition, B-form branches which do not use the BHT do not set this event - these are branches with BO-field set to 'always taken' and branches",
"PublicDescription":""
},
{
"EventCode":"0x40b2",
"EventName":"PM_BR_PRED_CR_BR1",
"BriefDescription":"Conditional Branch Completed on BR1 that had its direction predicted. I-form branches do not set this event. In addition, B-form branches which do not use the BHT do not set this event - these are branches with BO-field set to 'always taken' and branches",
"PublicDescription":""
},
{
"EventCode":"0x48b0",
"EventName":"PM_BR_PRED_CR_CMPL",
"BriefDescription":"Completion Time Event. This event can also be calculated from the direct bus as follows: if_pc_br0_br_pred(1)='1'",
"PublicDescription":"IFU"
},
{
"EventCode":"0x40a8",
"EventName":"PM_BR_PRED_LSTACK_BR0",
"BriefDescription":"Conditional Branch Completed on BR0 that used the Link Stack for Target Prediction",
"PublicDescription":""
},
{
"EventCode":"0x40aa",
"EventName":"PM_BR_PRED_LSTACK_BR1",
"BriefDescription":"Conditional Branch Completed on BR1 that used the Link Stack for Target Prediction",
"PublicDescription":""
},
{
"EventCode":"0x48a8",
"EventName":"PM_BR_PRED_LSTACK_CMPL",
"BriefDescription":"Completion Time Event. This event can also be calculated from the direct bus as follows: if_pc_br0_br_pred(0) AND (not if_pc_br0_pred_type)",
"PublicDescription":"IFU"
},
{
"EventCode":"0x40b4",
"EventName":"PM_BR_PRED_TA_BR0",
"BriefDescription":"Conditional Branch Completed on BR0 that had its target address predicted. Only XL-form branches set this event",
"PublicDescription":""
},
{
"EventCode":"0x40b6",
"EventName":"PM_BR_PRED_TA_BR1",
"BriefDescription":"Conditional Branch Completed on BR1 that had its target address predicted. Only XL-form branches set this event",
"PublicDescription":""
},
{
"EventCode":"0x48b4",
"EventName":"PM_BR_PRED_TA_CMPL",
"BriefDescription":"Completion Time Event. This event can also be calculated from the direct bus as follows: if_pc_br0_br_pred(0)='1'",
"PublicDescription":"IFU"
},
{
"EventCode":"0x40a0",
"EventName":"PM_BR_UNCOND_BR0",
"BriefDescription":"Unconditional Branch Completed on BR0. HW branch prediction was not used for this branch. This can be an I-form branch, a B-form branch with BO-field set to branch always, or a B-form branch which was coverted to a Resolve",
"PublicDescription":""
},
{
"EventCode":"0x40a2",
"EventName":"PM_BR_UNCOND_BR1",
"BriefDescription":"Unconditional Branch Completed on BR1. HW branch prediction was not used for this branch. This can be an I-form branch, a B-form branch with BO-field set to branch always, or a B-form branch which was coverted to a Resolve",
"PublicDescription":""
},
{
"EventCode":"0x48a0",
"EventName":"PM_BR_UNCOND_CMPL",
"BriefDescription":"Completion Time Event. This event can also be calculated from the direct bus as follows: if_pc_br0_br_pred=00 AND if_pc_br0_completed",
"PublicDescription":"IFU"
},
{
"EventCode":"0x3094",
"EventName":"PM_CASTOUT_ISSUED",
"BriefDescription":"Castouts issued",
"PublicDescription":""
},
{
"EventCode":"0x3096",
"EventName":"PM_CASTOUT_ISSUED_GPR",
"BriefDescription":"Castouts issued GPR",
"PublicDescription":""
},
{
"EventCode":"0x2090",
"EventName":"PM_CLB_HELD",
"BriefDescription":"CLB Hold: Any Reason",
"PublicDescription":""
},
{
"EventCode":"0x2d018",
"EventName":"PM_CMPLU_STALL_BRU_CRU",
"BriefDescription":"Completion stall due to IFU",
"PublicDescription":""
},
{
"EventCode":"0x30026",
"EventName":"PM_CMPLU_STALL_COQ_FULL",
"BriefDescription":"Completion stall due to CO q full",
"PublicDescription":""
},
{
"EventCode":"0x30038",
"EventName":"PM_CMPLU_STALL_FLUSH",
"BriefDescription":"completion stall due to flush by own thread",
"PublicDescription":""
},
{
"EventCode":"0x30028",
"EventName":"PM_CMPLU_STALL_MEM_ECC_DELAY",
"BriefDescription":"Completion stall due to mem ECC delay",
"PublicDescription":""
},
{
"EventCode":"0x2e01c",
"EventName":"PM_CMPLU_STALL_NO_NTF",
"BriefDescription":"Completion stall due to nop",
"PublicDescription":""
},
{
"EventCode":"0x2e01e",
"EventName":"PM_CMPLU_STALL_NTCG_FLUSH",
"BriefDescription":"Completion stall due to ntcg flush",
"PublicDescription":"Completion stall due to reject (load hit store)"
},
{
"EventCode":"0x4c010",
"EventName":"PM_CMPLU_STALL_REJECT",
"BriefDescription":"Completion stall due to LSU reject",
"PublicDescription":""
},
{
"EventCode":"0x2c01a",
"EventName":"PM_CMPLU_STALL_REJECT_LHS",
"BriefDescription":"Completion stall due to reject (load hit store)",
"PublicDescription":""
},
{
"EventCode":"0x4c014",
"EventName":"PM_CMPLU_STALL_REJ_LMQ_FULL",
"BriefDescription":"Completion stall due to LSU reject LMQ full",
"PublicDescription":""
},
{
"EventCode":"0x4d010",
"EventName":"PM_CMPLU_STALL_SCALAR",
"BriefDescription":"Completion stall due to VSU scalar instruction",
"PublicDescription":""
},
{
"EventCode":"0x2d010",
"EventName":"PM_CMPLU_STALL_SCALAR_LONG",
"BriefDescription":"Completion stall due to VSU scalar long latency instruction",
"PublicDescription":""
},
{
"EventCode":"0x2c014",
"EventName":"PM_CMPLU_STALL_STORE",
"BriefDescription":"Completion stall by stores this includes store agen finishes in pipe LS0/LS1 and store data finishes in LS2/LS3",
"PublicDescription":""
},
{
"EventCode":"0x2d014",
"EventName":"PM_CMPLU_STALL_VECTOR",
"BriefDescription":"Completion stall due to VSU vector instruction",
"PublicDescription":""
},
{
"EventCode":"0x4d012",
"EventName":"PM_CMPLU_STALL_VECTOR_LONG",
"BriefDescription":"Completion stall due to VSU vector long instruction",
"PublicDescription":""
},
{
"EventCode":"0x2d012",
"EventName":"PM_CMPLU_STALL_VSU",
"BriefDescription":"Completion stall due to VSU instruction",
"PublicDescription":""
},
{
"EventCode":"0x16083",
"EventName":"PM_CO0_ALLOC",
"BriefDescription":"CO mach 0 Busy. Used by PMU to sample ave RC livetime(mach0 used as sample point)",
"PublicDescription":"0.0"
},
{
"EventCode":"0x16082",
"EventName":"PM_CO0_BUSY",
"BriefDescription":"CO mach 0 Busy. Used by PMU to sample ave RC livetime(mach0 used as sample point)",
"PublicDescription":""
},
{
"EventCode":"0x3608a",
"EventName":"PM_CO_USAGE",
"BriefDescription":"Continuous 16 cycle(2to1) window where this signals rotates thru sampling each L2 CO machine busy. PMU uses this wave to then do 16 cyc count to sample total number of machs running",
"PublicDescription":""
},
{
"EventCode":"0x40066",
"EventName":"PM_CRU_FIN",
"BriefDescription":"IFU Finished a (non-branch) instruction",
"PublicDescription":""
},
{
"EventCode":"0x61c050",
"EventName":"PM_DATA_ALL_CHIP_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope was chip pump (prediction=correct) for either demand loads or data prefetch",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was chip pump (prediction=correct) for a demand load"
},
{
"EventCode":"0x64c048",
"EventName":"PM_DATA_ALL_FROM_DL2L3_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x63c048",
"EventName":"PM_DATA_ALL_FROM_DL2L3_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Shared (S) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x63c04c",
"EventName":"PM_DATA_ALL_FROM_DL4",
"BriefDescription":"The processor's data cache was reloaded from another chip's L4 on a different Node or Group (Distant) due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from another chip's L4 on a different Node or Group (Distant) due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x64c04c",
"EventName":"PM_DATA_ALL_FROM_DMEM",
"BriefDescription":"The processor's data cache was reloaded from another chip's memory on the same Node or Group (Distant) due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from another chip's memory on the same Node or Group (Distant) due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x61c042",
"EventName":"PM_DATA_ALL_FROM_L2",
"BriefDescription":"The processor's data cache was reloaded from local core's L2 due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L2 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x64c046",
"EventName":"PM_DATA_ALL_FROM_L21_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L2 on the same chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L2 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x63c046",
"EventName":"PM_DATA_ALL_FROM_L21_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L2 on the same chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L2 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x61c04e",
"EventName":"PM_DATA_ALL_FROM_L2MISS_MOD",
"BriefDescription":"The processor's data cache was reloaded from a location other than the local core's L2 due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from a location other than the local core's L2 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
"BriefDescription":"The processor's data cache was reloaded from local core's L2 with load hit store conflict due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L2 with load hit store conflict due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
"BriefDescription":"The processor's data cache was reloaded from local core's L2 with dispatch conflict due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L2 with dispatch conflict due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x62c040",
"EventName":"PM_DATA_ALL_FROM_L2_MEPF",
"BriefDescription":"The processor's data cache was reloaded from local core's L2 hit without dispatch conflicts on Mepf state due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L2 hit without dispatch conflicts on Mepf state due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x61c040",
"EventName":"PM_DATA_ALL_FROM_L2_NO_CONFLICT",
"BriefDescription":"The processor's data cache was reloaded from local core's L2 without conflict due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L2 without conflict due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x64c042",
"EventName":"PM_DATA_ALL_FROM_L3",
"BriefDescription":"The processor's data cache was reloaded from local core's L3 due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L3 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x64c044",
"EventName":"PM_DATA_ALL_FROM_L31_ECO_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x63c044",
"EventName":"PM_DATA_ALL_FROM_L31_ECO_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x62c044",
"EventName":"PM_DATA_ALL_FROM_L31_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L3 on the same chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x61c046",
"EventName":"PM_DATA_ALL_FROM_L31_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L3 on the same chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x64c04e",
"EventName":"PM_DATA_ALL_FROM_L3MISS_MOD",
"BriefDescription":"The processor's data cache was reloaded from a location other than the local core's L3 due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from a location other than the local core's L3 due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x63c042",
"EventName":"PM_DATA_ALL_FROM_L3_DISP_CONFLICT",
"BriefDescription":"The processor's data cache was reloaded from local core's L3 with dispatch conflict due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L3 with dispatch conflict due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x62c042",
"EventName":"PM_DATA_ALL_FROM_L3_MEPF",
"BriefDescription":"The processor's data cache was reloaded from local core's L3 without dispatch conflicts hit on Mepf state due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L3 without dispatch conflicts hit on Mepf state due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x61c044",
"EventName":"PM_DATA_ALL_FROM_L3_NO_CONFLICT",
"BriefDescription":"The processor's data cache was reloaded from local core's L3 without conflict due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from local core's L3 without conflict due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x61c04c",
"EventName":"PM_DATA_ALL_FROM_LL4",
"BriefDescription":"The processor's data cache was reloaded from the local chip's L4 cache due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from the local chip's L4 cache due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x62c048",
"EventName":"PM_DATA_ALL_FROM_LMEM",
"BriefDescription":"The processor's data cache was reloaded from the local chip's Memory due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from the local chip's Memory due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x62c04c",
"EventName":"PM_DATA_ALL_FROM_MEMORY",
"BriefDescription":"The processor's data cache was reloaded from a memory location including L4 from local remote or distant due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from a memory location including L4 from local remote or distant due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x64c04a",
"EventName":"PM_DATA_ALL_FROM_OFF_CHIP_CACHE",
"BriefDescription":"The processor's data cache was reloaded either shared or modified data from another core's L2/L3 on a different chip (remote or distant) due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded either shared or modified data from another core's L2/L3 on a different chip (remote or distant) due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x61c048",
"EventName":"PM_DATA_ALL_FROM_ON_CHIP_CACHE",
"BriefDescription":"The processor's data cache was reloaded either shared or modified data from another core's L2/L3 on the same chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded either shared or modified data from another core's L2/L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x62c046",
"EventName":"PM_DATA_ALL_FROM_RL2L3_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Modified (M) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x61c04a",
"EventName":"PM_DATA_ALL_FROM_RL2L3_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded with Shared (S) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x62c04a",
"EventName":"PM_DATA_ALL_FROM_RL4",
"BriefDescription":"The processor's data cache was reloaded from another chip's L4 on the same Node or Group ( Remote) due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from another chip's L4 on the same Node or Group ( Remote) due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x63c04a",
"EventName":"PM_DATA_ALL_FROM_RMEM",
"BriefDescription":"The processor's data cache was reloaded from another chip's memory on the same Node or Group ( Remote) due to either demand loads or data prefetch",
"PublicDescription":"The processor's data cache was reloaded from another chip's memory on the same Node or Group ( Remote) due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x62c050",
"EventName":"PM_DATA_ALL_GRP_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope was group pump (prediction=correct) for either demand loads or data prefetch",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was group pump for a demand load"
},
{
"EventCode":"0x62c052",
"EventName":"PM_DATA_ALL_GRP_PUMP_MPRED",
"BriefDescription":"Final Pump Scope (Group) ended up either larger or smaller than Initial Pump Scope for either demand loads or data prefetch",
"PublicDescription":"Final Pump Scope(Group) to get data sourced, ended up larger than Initial Pump Scope OR Final Pump Scope(Group) got data from source that was at smaller scope(Chip) Final pump was group pump and initial pump was chip or final and initial pump was gro"
},
{
"EventCode":"0x61c052",
"EventName":"PM_DATA_ALL_GRP_PUMP_MPRED_RTY",
"BriefDescription":"Final Pump Scope (Group) ended up larger than Initial Pump Scope (Chip) for either demand loads or data prefetch",
"PublicDescription":"Final Pump Scope(Group) to get data sourced, ended up larger than Initial Pump Scope (Chip) Final pump was group pump and initial pump was chip pumpfor a demand load"
},
{
"EventCode":"0x61c054",
"EventName":"PM_DATA_ALL_PUMP_CPRED",
"BriefDescription":"Pump prediction correct. Counts across all types of pumps for either demand loads or data prefetch",
"PublicDescription":"Pump prediction correct. Counts across all types of pumps for a demand load"
},
{
"EventCode":"0x64c052",
"EventName":"PM_DATA_ALL_PUMP_MPRED",
"BriefDescription":"Pump misprediction. Counts across all types of pumps for either demand loads or data prefetch",
"PublicDescription":"Pump Mis prediction Counts across all types of pumpsfor a demand load"
},
{
"EventCode":"0x63c050",
"EventName":"PM_DATA_ALL_SYS_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope was system pump (prediction=correct) for either demand loads or data prefetch",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was system pump for a demand load"
},
{
"EventCode":"0x63c052",
"EventName":"PM_DATA_ALL_SYS_PUMP_MPRED",
"BriefDescription":"Final Pump Scope (system) mispredicted. Either the original scope was too small (Chip/Group) or the original scope was System and it should have been smaller. Counts for either demand loads or data prefetch",
"PublicDescription":"Final Pump Scope(system) to get data sourced, ended up larger than Initial Pump Scope(Chip/Group) OR Final Pump Scope(system) got data from source that was at smaller scope(Chip/group) Final pump was system pump and initial pump was chip or group or"
},
{
"EventCode":"0x64c050",
"EventName":"PM_DATA_ALL_SYS_PUMP_MPRED_RTY",
"BriefDescription":"Final Pump Scope (system) ended up larger than Initial Pump Scope (Chip/Group) for either demand loads or data prefetch",
"PublicDescription":"Final Pump Scope(system) to get data sourced, ended up larger than Initial Pump Scope (Chip or Group) for a demand load"
},
{
"EventCode":"0x4c046",
"EventName":"PM_DATA_FROM_L21_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L2 on the same chip due to a demand load",
"PublicDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L2 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x3c046",
"EventName":"PM_DATA_FROM_L21_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L2 on the same chip due to a demand load",
"PublicDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L2 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x4c044",
"EventName":"PM_DATA_FROM_L31_ECO_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to a demand load",
"PublicDescription":"The processor's data cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x3c044",
"EventName":"PM_DATA_FROM_L31_ECO_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to a demand load",
"PublicDescription":"The processor's data cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x2c044",
"EventName":"PM_DATA_FROM_L31_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L3 on the same chip due to a demand load",
"PublicDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x1c046",
"EventName":"PM_DATA_FROM_L31_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L3 on the same chip due to a demand load",
"PublicDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L3 on the same chip due to either only demand loads or demand loads plus prefetches if MMCR1[16] is 1"
},
{
"EventCode":"0x400fe",
"EventName":"PM_DATA_FROM_MEM",
"BriefDescription":"The processor's data cache was reloaded from a memory location including L4 from local remote or distant due to a demand load",
"PublicDescription":"Data cache reload from memory (including L4)"
},
{
"EventCode":"0xe0bc",
"EventName":"PM_DC_COLLISIONS",
"BriefDescription":"DATA Cache collisions",
"PublicDescription":"DATA Cache collisions42"
},
{
"EventCode":"0x1e050",
"EventName":"PM_DC_PREF_STREAM_ALLOC",
"BriefDescription":"Stream marked valid. The stream could have been allocated through the hardware prefetch mechanism or through software. This is combined ls0 and ls1",
"PublicDescription":""
},
{
"EventCode":"0x2e050",
"EventName":"PM_DC_PREF_STREAM_CONF",
"BriefDescription":"A demand load referenced a line in an active prefetch stream. The stream could have been allocated through the hardware prefetch mechanism or through software. Combine up + down",
"PublicDescription":""
},
{
"EventCode":"0x4e050",
"EventName":"PM_DC_PREF_STREAM_FUZZY_CONF",
"BriefDescription":"A demand load referenced a line in an active fuzzy prefetch stream. The stream could have been allocated through the hardware prefetch mechanism or through software.Fuzzy stream confirm (out of order effects, or pf cant keep up)",
"PublicDescription":""
},
{
"EventCode":"0x3e050",
"EventName":"PM_DC_PREF_STREAM_STRIDED_CONF",
"BriefDescription":"A demand load referenced a line in an active strided prefetch stream. The stream could have been allocated through the hardware prefetch mechanism or through software",
"PublicDescription":""
},
{
"EventCode":"0xb0ba",
"EventName":"PM_DFU",
"BriefDescription":"Finish DFU (all finish)",
"PublicDescription":""
},
{
"EventCode":"0xb0be",
"EventName":"PM_DFU_DCFFIX",
"BriefDescription":"Convert from fixed opcode finish (dcffix,dcffixq)",
"BriefDescription":"Dispatch/CLB Hold: Sync type instruction",
"PublicDescription":""
},
{
"EventCode":"0x2096",
"EventName":"PM_DISP_CLB_HELD_TLBIE",
"BriefDescription":"Dispatch Hold: Due to TLBIE",
"PublicDescription":""
},
{
"EventCode":"0x20006",
"EventName":"PM_DISP_HELD_IQ_FULL",
"BriefDescription":"Dispatch held due to Issue q full",
"PublicDescription":""
},
{
"EventCode":"0x1002a",
"EventName":"PM_DISP_HELD_MAP_FULL",
"BriefDescription":"Dispatch for this thread was held because the Mappers were full",
"PublicDescription":"Dispatch held due to Mapper full"
},
{
"EventCode":"0x30018",
"EventName":"PM_DISP_HELD_SRQ_FULL",
"BriefDescription":"Dispatch held due SRQ no room",
"PublicDescription":""
},
{
"EventCode":"0x30a6",
"EventName":"PM_DISP_HOLD_GCT_FULL",
"BriefDescription":"Dispatch Hold Due to no space in the GCT",
"PublicDescription":""
},
{
"EventCode":"0x30008",
"EventName":"PM_DISP_WT",
"BriefDescription":"Dispatched Starved",
"PublicDescription":"Dispatched Starved (not held, nothing to dispatch)"
},
{
"EventCode":"0x4e046",
"EventName":"PM_DPTEG_FROM_L21_MOD",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's L2 on the same chip due to a data side request",
"PublicDescription":""
},
{
"EventCode":"0x3e046",
"EventName":"PM_DPTEG_FROM_L21_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's L2 on the same chip due to a data side request",
"BriefDescription":"A Page Table Entry was loaded into the TLB from local core's L2 with dispatch conflict due to a data side request",
"PublicDescription":""
},
{
"EventCode":"0x4e044",
"EventName":"PM_DPTEG_FROM_L31_ECO_MOD",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's ECO L3 on the same chip due to a data side request",
"PublicDescription":""
},
{
"EventCode":"0x3e044",
"EventName":"PM_DPTEG_FROM_L31_ECO_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's ECO L3 on the same chip due to a data side request",
"PublicDescription":""
},
{
"EventCode":"0x2e044",
"EventName":"PM_DPTEG_FROM_L31_MOD",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's L3 on the same chip due to a data side request",
"PublicDescription":""
},
{
"EventCode":"0x1e046",
"EventName":"PM_DPTEG_FROM_L31_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's L3 on the same chip due to a data side request",
"PublicDescription":""
},
{
"EventCode":"0x50a8",
"EventName":"PM_EAT_FORCE_MISPRED",
"BriefDescription":"XL-form branch was mispredicted due to the predicted target address missing from EAT. The EAT forces a mispredict in this case since there is no predicated target to validate. This is a rare case that may occur when the EAT is full and a branch is issue",
"PublicDescription":""
},
{
"EventCode":"0x4084",
"EventName":"PM_EAT_FULL_CYC",
"BriefDescription":"Cycles No room in EAT",
"PublicDescription":"Cycles No room in EATSet on bank conflict and case where no ibuffers available"
},
{
"EventCode":"0x2080",
"EventName":"PM_EE_OFF_EXT_INT",
"BriefDescription":"Ee off and external interrupt",
"PublicDescription":""
},
{
"EventCode":"0x20b4",
"EventName":"PM_FAV_TBEGIN",
"BriefDescription":"Dispatch time Favored tbegin",
"PublicDescription":""
},
{
"EventCode":"0x100f4",
"EventName":"PM_FLOP",
"BriefDescription":"Floating Point Operation Finished",
"PublicDescription":"Floating Point Operations Finished"
"BriefDescription":"Group experienced non-speculative I cache miss",
"PublicDescription":"Group experi enced Non-specu lative I cache miss"
},
{
"EventCode":"0x10130",
"EventName":"PM_GRP_MRK",
"BriefDescription":"Instruction Marked",
"PublicDescription":"Instruction marked in idu"
},
{
"EventCode":"0x509c",
"EventName":"PM_GRP_NON_FULL_GROUP",
"BriefDescription":"GROUPs where we did not have 6 non branch instructions in the group(ST mode), in SMT mode 3 non branches",
"PublicDescription":""
},
{
"EventCode":"0x50a4",
"EventName":"PM_GRP_TERM_2ND_BRANCH",
"BriefDescription":"There were enough instructions in the Ibuffer, but 2nd branch ends group",
"PublicDescription":""
},
{
"EventCode":"0x50a6",
"EventName":"PM_GRP_TERM_FPU_AFTER_BR",
"BriefDescription":"There were enough instructions in the Ibuffer, but FPU OP IN same group after a branch terminates a group, cant do partial flushes",
"PublicDescription":""
},
{
"EventCode":"0x509e",
"EventName":"PM_GRP_TERM_NOINST",
"BriefDescription":"Do not fill every slot in the group, Not enough instructions in the Ibuffer. This includes cases where the group started with enough instructions, but some got knocked out by a cache miss or branch redirect (which would also empty the Ibuffer)",
"PublicDescription":""
},
{
"EventCode":"0x50a0",
"EventName":"PM_GRP_TERM_OTHER",
"BriefDescription":"There were enough instructions in the Ibuffer, but the group terminated early for some other reason, most likely due to a First or Last",
"PublicDescription":""
},
{
"EventCode":"0x50a2",
"EventName":"PM_GRP_TERM_SLOT_LIMIT",
"BriefDescription":"There were enough instructions in the Ibuffer, but 3 src RA/RB/RC , 2 way crack caused a group termination",
"PublicDescription":""
},
{
"EventCode":"0x4086",
"EventName":"PM_IBUF_FULL_CYC",
"BriefDescription":"Cycles No room in ibuff",
"PublicDescription":"Cycles No room in ibufffully qualified transfer (if5 valid)"
},
{
"EventCode":"0x4098",
"EventName":"PM_IC_DEMAND_L2_BHT_REDIRECT",
"BriefDescription":"L2 I cache demand request due to BHT redirect, branch redirect ( 2 bubbles 3 cycles)",
"PublicDescription":""
},
{
"EventCode":"0x409a",
"EventName":"PM_IC_DEMAND_L2_BR_REDIRECT",
"BriefDescription":"L2 I cache demand request due to branch Mispredict ( 15 cycle path)",
"BriefDescription":"Instruction prefetch written into IL1",
"PublicDescription":""
},
{
"EventCode":"0x4096",
"EventName":"PM_IC_RELOAD_PRIVATE",
"BriefDescription":"Reloading line was brought in private for a specific thread. Most lines are brought in shared for all eight thrreads. If RA does not match then invalidates and then brings it shared to other thread. In P7 line brought in private , then line was invalidat",
"PublicDescription":""
},
{
"EventCode":"0x5088",
"EventName":"PM_IFU_L2_TOUCH",
"BriefDescription":"L2 touch to update MRU on a line",
"PublicDescription":""
},
{
"EventCode":"0x514050",
"EventName":"PM_INST_ALL_CHIP_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope was chip pump (prediction=correct) for instruction fetches and prefetches",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was chip pump (prediction=correct) for an instruction fetch"
},
{
"EventCode":"0x544048",
"EventName":"PM_INST_ALL_FROM_DL2L3_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x534048",
"EventName":"PM_INST_ALL_FROM_DL2L3_SHR",
"BriefDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x53404c",
"EventName":"PM_INST_ALL_FROM_DL4",
"BriefDescription":"The processor's Instruction cache was reloaded from another chip's L4 on a different Node or Group (Distant) due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from another chip's L4 on a different Node or Group (Distant) due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x54404c",
"EventName":"PM_INST_ALL_FROM_DMEM",
"BriefDescription":"The processor's Instruction cache was reloaded from another chip's memory on the same Node or Group (Distant) due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from another chip's memory on the same Node or Group (Distant) due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x514042",
"EventName":"PM_INST_ALL_FROM_L2",
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L2 due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L2 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x544046",
"EventName":"PM_INST_ALL_FROM_L21_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's L2 on the same chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's L2 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x534046",
"EventName":"PM_INST_ALL_FROM_L21_SHR",
"BriefDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's L2 on the same chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's L2 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x51404e",
"EventName":"PM_INST_ALL_FROM_L2MISS",
"BriefDescription":"The processor's Instruction cache was reloaded from a location other than the local core's L2 due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from a location other than the local core's L2 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L2 with load hit store conflict due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L2 with load hit store conflict due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L2 with dispatch conflict due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L2 with dispatch conflict due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x524040",
"EventName":"PM_INST_ALL_FROM_L2_MEPF",
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L2 hit without dispatch conflicts on Mepf state. due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L2 hit without dispatch conflicts on Mepf state. due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x514040",
"EventName":"PM_INST_ALL_FROM_L2_NO_CONFLICT",
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L2 without conflict due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L2 without conflict due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x544042",
"EventName":"PM_INST_ALL_FROM_L3",
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L3 due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L3 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x544044",
"EventName":"PM_INST_ALL_FROM_L31_ECO_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x534044",
"EventName":"PM_INST_ALL_FROM_L31_ECO_SHR",
"BriefDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x524044",
"EventName":"PM_INST_ALL_FROM_L31_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's L3 on the same chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x514046",
"EventName":"PM_INST_ALL_FROM_L31_SHR",
"BriefDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's L3 on the same chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x54404e",
"EventName":"PM_INST_ALL_FROM_L3MISS_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded from a location other than the local core's L3 due to a instruction fetch",
"PublicDescription":"The processor's Instruction cache was reloaded from a location other than the local core's L3 due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x534042",
"EventName":"PM_INST_ALL_FROM_L3_DISP_CONFLICT",
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L3 with dispatch conflict due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L3 with dispatch conflict due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x524042",
"EventName":"PM_INST_ALL_FROM_L3_MEPF",
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L3 without dispatch conflicts hit on Mepf state. due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L3 without dispatch conflicts hit on Mepf state. due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x514044",
"EventName":"PM_INST_ALL_FROM_L3_NO_CONFLICT",
"BriefDescription":"The processor's Instruction cache was reloaded from local core's L3 without conflict due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from local core's L3 without conflict due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x51404c",
"EventName":"PM_INST_ALL_FROM_LL4",
"BriefDescription":"The processor's Instruction cache was reloaded from the local chip's L4 cache due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from the local chip's L4 cache due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x524048",
"EventName":"PM_INST_ALL_FROM_LMEM",
"BriefDescription":"The processor's Instruction cache was reloaded from the local chip's Memory due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from the local chip's Memory due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x52404c",
"EventName":"PM_INST_ALL_FROM_MEMORY",
"BriefDescription":"The processor's Instruction cache was reloaded from a memory location including L4 from local remote or distant due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from a memory location including L4 from local remote or distant due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x54404a",
"EventName":"PM_INST_ALL_FROM_OFF_CHIP_CACHE",
"BriefDescription":"The processor's Instruction cache was reloaded either shared or modified data from another core's L2/L3 on a different chip (remote or distant) due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded either shared or modified data from another core's L2/L3 on a different chip (remote or distant) due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x514048",
"EventName":"PM_INST_ALL_FROM_ON_CHIP_CACHE",
"BriefDescription":"The processor's Instruction cache was reloaded either shared or modified data from another core's L2/L3 on the same chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded either shared or modified data from another core's L2/L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x524046",
"EventName":"PM_INST_ALL_FROM_RL2L3_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x51404a",
"EventName":"PM_INST_ALL_FROM_RL2L3_SHR",
"BriefDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x52404a",
"EventName":"PM_INST_ALL_FROM_RL4",
"BriefDescription":"The processor's Instruction cache was reloaded from another chip's L4 on the same Node or Group ( Remote) due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from another chip's L4 on the same Node or Group ( Remote) due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x53404a",
"EventName":"PM_INST_ALL_FROM_RMEM",
"BriefDescription":"The processor's Instruction cache was reloaded from another chip's memory on the same Node or Group ( Remote) due to instruction fetches and prefetches",
"PublicDescription":"The processor's Instruction cache was reloaded from another chip's memory on the same Node or Group ( Remote) due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x524050",
"EventName":"PM_INST_ALL_GRP_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope was group pump (prediction=correct) for instruction fetches and prefetches",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was group pump for an instruction fetch"
},
{
"EventCode":"0x524052",
"EventName":"PM_INST_ALL_GRP_PUMP_MPRED",
"BriefDescription":"Final Pump Scope (Group) ended up either larger or smaller than Initial Pump Scope for instruction fetches and prefetches",
"PublicDescription":"Final Pump Scope(Group) to get data sourced, ended up larger than Initial Pump Scope OR Final Pump Scope(Group) got data from source that was at smaller scope(Chip) Final pump was group pump and initial pump was chip or final and initial pump was gro"
},
{
"EventCode":"0x514052",
"EventName":"PM_INST_ALL_GRP_PUMP_MPRED_RTY",
"BriefDescription":"Final Pump Scope (Group) ended up larger than Initial Pump Scope (Chip) for instruction fetches and prefetches",
"PublicDescription":"Final Pump Scope(Group) to get data sourced, ended up larger than Initial Pump Scope (Chip) Final pump was group pump and initial pump was chip pumpfor an instruction fetch"
},
{
"EventCode":"0x514054",
"EventName":"PM_INST_ALL_PUMP_CPRED",
"BriefDescription":"Pump prediction correct. Counts across all types of pumps for instruction fetches and prefetches",
"PublicDescription":"Pump prediction correct. Counts across all types of pumpsfor an instruction fetch"
},
{
"EventCode":"0x544052",
"EventName":"PM_INST_ALL_PUMP_MPRED",
"BriefDescription":"Pump misprediction. Counts across all types of pumps for instruction fetches and prefetches",
"PublicDescription":"Pump Mis prediction Counts across all types of pumpsfor an instruction fetch"
},
{
"EventCode":"0x534050",
"EventName":"PM_INST_ALL_SYS_PUMP_CPRED",
"BriefDescription":"Initial and Final Pump Scope was system pump (prediction=correct) for instruction fetches and prefetches",
"PublicDescription":"Initial and Final Pump Scope and data sourced across this scope was system pump for an instruction fetch"
},
{
"EventCode":"0x534052",
"EventName":"PM_INST_ALL_SYS_PUMP_MPRED",
"BriefDescription":"Final Pump Scope (system) mispredicted. Either the original scope was too small (Chip/Group) or the original scope was System and it should have been smaller. Counts for instruction fetches and prefetches",
"PublicDescription":"Final Pump Scope(system) to get data sourced, ended up larger than Initial Pump Scope(Chip/Group) OR Final Pump Scope(system) got data from source that was at smaller scope(Chip/group) Final pump was system pump and initial pump was chip or group or"
},
{
"EventCode":"0x544050",
"EventName":"PM_INST_ALL_SYS_PUMP_MPRED_RTY",
"BriefDescription":"Final Pump Scope (system) ended up larger than Initial Pump Scope (Chip/Group) for instruction fetches and prefetches",
"PublicDescription":"Final Pump Scope(system) to get data sourced, ended up larger than Initial Pump Scope (Chip or Group) for an instruction fetch"
},
{
"EventCode":"0x4080",
"EventName":"PM_INST_FROM_L1",
"BriefDescription":"Instruction fetches from L1",
"PublicDescription":""
},
{
"EventCode":"0x44046",
"EventName":"PM_INST_FROM_L21_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's L2 on the same chip due to an instruction fetch (not prefetch)",
"PublicDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's L2 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x34046",
"EventName":"PM_INST_FROM_L21_SHR",
"BriefDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's L2 on the same chip due to an instruction fetch (not prefetch)",
"PublicDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's L2 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x44044",
"EventName":"PM_INST_FROM_L31_ECO_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to an instruction fetch (not prefetch)",
"PublicDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x34044",
"EventName":"PM_INST_FROM_L31_ECO_SHR",
"BriefDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to an instruction fetch (not prefetch)",
"PublicDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x24044",
"EventName":"PM_INST_FROM_L31_MOD",
"BriefDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's L3 on the same chip due to an instruction fetch (not prefetch)",
"PublicDescription":"The processor's Instruction cache was reloaded with Modified (M) data from another core's L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
},
{
"EventCode":"0x14046",
"EventName":"PM_INST_FROM_L31_SHR",
"BriefDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's L3 on the same chip due to an instruction fetch (not prefetch)",
"PublicDescription":"The processor's Instruction cache was reloaded with Shared (S) data from another core's L3 on the same chip due to either an instruction fetch or instruction fetch plus prefetch if MMCR1[17] is 1"
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's L2 on the same chip due to a instruction side request",
"PublicDescription":""
},
{
"EventCode":"0x35046",
"EventName":"PM_IPTEG_FROM_L21_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's L2 on the same chip due to a instruction side request",
"BriefDescription":"A Page Table Entry was loaded into the TLB from local core's L2 with dispatch conflict due to a instruction side request",
"PublicDescription":""
},
{
"EventCode":"0x45044",
"EventName":"PM_IPTEG_FROM_L31_ECO_MOD",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's ECO L3 on the same chip due to a instruction side request",
"PublicDescription":""
},
{
"EventCode":"0x35044",
"EventName":"PM_IPTEG_FROM_L31_ECO_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's ECO L3 on the same chip due to a instruction side request",
"PublicDescription":""
},
{
"EventCode":"0x25044",
"EventName":"PM_IPTEG_FROM_L31_MOD",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's L3 on the same chip due to a instruction side request",
"PublicDescription":""
},
{
"EventCode":"0x15046",
"EventName":"PM_IPTEG_FROM_L31_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's L3 on the same chip due to a instruction side request",
"PublicDescription":""
},
{
"EventCode":"0x4608e",
"EventName":"PM_ISIDE_L2MEMACC",
"BriefDescription":"valid when first beat of data comes in for an i-side fetch where data came from mem(or L4)",
"PublicDescription":""
},
{
"EventCode":"0x30ac",
"EventName":"PM_ISU_REF_FX0",
"BriefDescription":"FX0 ISU reject",
"PublicDescription":""
},
{
"EventCode":"0x30ae",
"EventName":"PM_ISU_REF_FX1",
"BriefDescription":"FX1 ISU reject",
"PublicDescription":""
},
{
"EventCode":"0x38ac",
"EventName":"PM_ISU_REF_FXU",
"BriefDescription":"FXU ISU reject from either pipe",
"PublicDescription":""
},
{
"EventCode":"0x30b0",
"EventName":"PM_ISU_REF_LS0",
"BriefDescription":"LS0 ISU reject",
"PublicDescription":""
},
{
"EventCode":"0x30b2",
"EventName":"PM_ISU_REF_LS1",
"BriefDescription":"LS1 ISU reject",
"PublicDescription":""
},
{
"EventCode":"0x30b4",
"EventName":"PM_ISU_REF_LS2",
"BriefDescription":"LS2 ISU reject",
"PublicDescription":""
},
{
"EventCode":"0x30b6",
"EventName":"PM_ISU_REF_LS3",
"BriefDescription":"LS3 ISU reject",
"PublicDescription":""
},
{
"EventCode":"0x309c",
"EventName":"PM_ISU_REJECTS_ALL",
"BriefDescription":"All isu rejects could be more than 1 per cycle",
"PublicDescription":""
},
{
"EventCode":"0x30a2",
"EventName":"PM_ISU_REJECT_RES_NA",
"BriefDescription":"ISU reject due to resource not available",
"PublicDescription":""
},
{
"EventCode":"0x309e",
"EventName":"PM_ISU_REJECT_SAR_BYPASS",
"BriefDescription":"Reject because of SAR bypass",
"PublicDescription":""
},
{
"EventCode":"0x30a0",
"EventName":"PM_ISU_REJECT_SRC_NA",
"BriefDescription":"ISU reject due to source not available",
"PublicDescription":""
},
{
"EventCode":"0x30a8",
"EventName":"PM_ISU_REJ_VS0",
"BriefDescription":"VS0 ISU reject",
"PublicDescription":""
},
{
"EventCode":"0x30aa",
"EventName":"PM_ISU_REJ_VS1",
"BriefDescription":"VS1 ISU reject",
"PublicDescription":""
},
{
"EventCode":"0x38a8",
"EventName":"PM_ISU_REJ_VSU",
"BriefDescription":"VSU ISU reject from either pipe",
"PublicDescription":""
},
{
"EventCode":"0x30b8",
"EventName":"PM_ISYNC",
"BriefDescription":"Isync count per thread",
"PublicDescription":""
},
{
"EventCode":"0x200301ea",
"EventName":"PM_L1MISS_LAT_EXC_1024",
"BriefDescription":"L1 misses that took longer than 1024 cyles to resolve (miss to reload)",
"BriefDescription":"LS1 Load Merge with another cacheline request",
"PublicDescription":"LS1 Load Merge with another cacheline request42"
},
{
"EventCode":"0xe096",
"EventName":"PM_LSU3_PRIMARY_ERAT_HIT",
"BriefDescription":"Primary ERAT hit",
"PublicDescription":"Primary ERAT hit42"
},
{
"EventCode":"0x4e05a",
"EventName":"PM_LSU3_REJECT",
"BriefDescription":"LSU3 reject",
"PublicDescription":""
},
{
"EventCode":"0xc0a2",
"EventName":"PM_LSU3_SRQ_STFWD",
"BriefDescription":"LS3 SRQ forwarded data to a load",
"PublicDescription":"LS3 SRQ forwarded data to a load42"
},
{
"EventCode":"0xe0ae",
"EventName":"PM_LSU3_TMA_REQ_L2",
"BriefDescription":"addrs only req to L2 only on the first one,Indication that Load footprint is not expanding",
"PublicDescription":"addrs only req to L2 only on the first one,Indication that Load footprint is not expanding42"
},
{
"EventCode":"0xe09e",
"EventName":"PM_LSU3_TM_L1_HIT",
"BriefDescription":"Load tm hit in L1",
"PublicDescription":"Load tm hit in L142"
},
{
"EventCode":"0xe0a6",
"EventName":"PM_LSU3_TM_L1_MISS",
"BriefDescription":"Load tm L1 miss",
"PublicDescription":"Load tm L1 miss42"
},
{
"EventCode":"0xe880",
"EventName":"PM_LSU_ERAT_MISS_PREF",
"BriefDescription":"Erat miss due to prefetch, on either pipe",
"PublicDescription":"LSU"
},
{
"EventCode":"0xc8ac",
"EventName":"PM_LSU_FLUSH_UST",
"BriefDescription":"Unaligned Store Flush on either pipe",
"PublicDescription":"LSU"
},
{
"EventCode":"0xd0a4",
"EventName":"PM_LSU_FOUR_TABLEWALK_CYC",
"BriefDescription":"Cycles when four tablewalks pending on this thread",
"PublicDescription":"Cycles when four tablewalks pending on this thread42"
},
{
"EventCode":"0x10066",
"EventName":"PM_LSU_FX_FIN",
"BriefDescription":"LSU Finished a FX operation (up to 2 per cycle",
"PublicDescription":""
},
{
"EventCode":"0xd8b8",
"EventName":"PM_LSU_L1_PREF",
"BriefDescription":"hw initiated , include sw streaming forms as well , include sw streams as a separate event",
"PublicDescription":"LSU"
},
{
"EventCode":"0xc898",
"EventName":"PM_LSU_L1_SW_PREF",
"BriefDescription":"Software L1 Prefetches, including SW Transient Prefetches, on both pipes",
"PublicDescription":"LSU"
},
{
"EventCode":"0xc884",
"EventName":"PM_LSU_LDF",
"BriefDescription":"FPU loads only on LS2/LS3 ie LU0/LU1",
"PublicDescription":"LSU"
},
{
"EventCode":"0xc888",
"EventName":"PM_LSU_LDX",
"BriefDescription":"Vector loads can issue only on LS2/LS3",
"PublicDescription":"LSU"
},
{
"EventCode":"0xd0a2",
"EventName":"PM_LSU_LMQ_FULL_CYC",
"BriefDescription":"LMQ full",
"PublicDescription":"LMQ fullCycles LMQ full"
},
{
"EventCode":"0xd0a1",
"EventName":"PM_LSU_LMQ_S0_ALLOC",
"BriefDescription":"Per thread - use edge detect to count allocates On a per thread basis, level signal indicating Slot 0 is valid. By instrumenting a single slot we can calculate service time for that slot. Previous machines required a separate signal indicating the slot was allocated. Because any signal can be routed to any counter in P8, we can count level in one PMC and edge detect in another PMC using the same signal",
"PublicDescription":"0.0"
},
{
"EventCode":"0xd0a0",
"EventName":"PM_LSU_LMQ_S0_VALID",
"BriefDescription":"Slot 0 of LMQ valid",
"PublicDescription":"Slot 0 of LMQ validLMQ slot 0 valid"
},
{
"EventCode":"0x3001c",
"EventName":"PM_LSU_LMQ_SRQ_EMPTY_ALL_CYC",
"BriefDescription":"ALL threads lsu empty (lmq and srq empty)",
"PublicDescription":"ALL threads lsu empty (lmq and srq empty). Issue HW016541"
},
{
"EventCode":"0xd09f",
"EventName":"PM_LSU_LRQ_S0_ALLOC",
"BriefDescription":"Per thread - use edge detect to count allocates On a per thread basis, level signal indicating Slot 0 is valid. By instrumenting a single slot we can calculate service time for that slot. Previous machines required a separate signal indicating the slot was allocated. Because any signal can be routed to any counter in P8, we can count level in one PMC and edge detect in another PMC using the same signal",
"PublicDescription":"0.0"
},
{
"EventCode":"0xd09e",
"EventName":"PM_LSU_LRQ_S0_VALID",
"BriefDescription":"Slot 0 of LRQ valid",
"PublicDescription":"Slot 0 of LRQ validLRQ slot 0 valid"
},
{
"EventCode":"0xf091",
"EventName":"PM_LSU_LRQ_S43_ALLOC",
"BriefDescription":"LRQ slot 43 was released",
"PublicDescription":"0.0"
},
{
"EventCode":"0xf090",
"EventName":"PM_LSU_LRQ_S43_VALID",
"BriefDescription":"LRQ slot 43 was busy",
"PublicDescription":"LRQ slot 43 was busy42"
},
{
"EventCode":"0x30162",
"EventName":"PM_LSU_MRK_DERAT_MISS",
"BriefDescription":"DERAT Reloaded (Miss)",
"PublicDescription":""
},
{
"EventCode":"0xc88c",
"EventName":"PM_LSU_NCLD",
"BriefDescription":"count at finish so can return only on ls0 or ls1",
"PublicDescription":"LSU"
},
{
"EventCode":"0xc092",
"EventName":"PM_LSU_NCST",
"BriefDescription":"Non-cachable Stores sent to nest",
"PublicDescription":"Non-cachable Stores sent to nest42"
},
{
"EventCode":"0x10064",
"EventName":"PM_LSU_REJECT",
"BriefDescription":"LSU Reject (up to 4 per cycle)",
"PublicDescription":""
},
{
"EventCode":"0xd082",
"EventName":"PM_LSU_SET_MPRED",
"BriefDescription":"Line already in cache at reload time",
"PublicDescription":"Line already in cache at reload time42"
},
{
"EventCode":"0x40008",
"EventName":"PM_LSU_SRQ_EMPTY_CYC",
"BriefDescription":"ALL threads srq empty",
"PublicDescription":"All threads srq empty"
},
{
"EventCode":"0xd09d",
"EventName":"PM_LSU_SRQ_S0_ALLOC",
"BriefDescription":"Per thread - use edge detect to count allocates On a per thread basis, level signal indicating Slot 0 is valid. By instrumenting a single slot we can calculate service time for that slot. Previous machines required a separate signal indicating the slot was allocated. Because any signal can be routed to any counter in P8, we can count level in one PMC and edge detect in another PMC using the same signal",
"PublicDescription":"0.0"
},
{
"EventCode":"0xd09c",
"EventName":"PM_LSU_SRQ_S0_VALID",
"BriefDescription":"Slot 0 of SRQ valid",
"PublicDescription":"Slot 0 of SRQ validSRQ slot 0 valid"
},
{
"EventCode":"0xf093",
"EventName":"PM_LSU_SRQ_S39_ALLOC",
"BriefDescription":"SRQ slot 39 was released",
"PublicDescription":"0.0"
},
{
"EventCode":"0xf092",
"EventName":"PM_LSU_SRQ_S39_VALID",
"BriefDescription":"SRQ slot 39 was busy",
"PublicDescription":"SRQ slot 39 was busy42"
},
{
"EventCode":"0xd09b",
"EventName":"PM_LSU_SRQ_SYNC",
"BriefDescription":"A sync in the SRQ ended",
"PublicDescription":"0.0"
},
{
"EventCode":"0xd09a",
"EventName":"PM_LSU_SRQ_SYNC_CYC",
"BriefDescription":"A sync is in the SRQ (edge detect to count)",
"PublicDescription":"A sync is in the SRQ (edge detect to count)SRQ sync duration"
},
{
"EventCode":"0xf084",
"EventName":"PM_LSU_STORE_REJECT",
"BriefDescription":"Store reject on either pipe",
"PublicDescription":"LSU"
},
{
"EventCode":"0xd0a6",
"EventName":"PM_LSU_TWO_TABLEWALK_CYC",
"BriefDescription":"Cycles when two tablewalks pending on this thread",
"PublicDescription":"Cycles when two tablewalks pending on this thread42"
},
{
"EventCode":"0x5094",
"EventName":"PM_LWSYNC",
"BriefDescription":"threaded version, IC Misses where we got EA dir hit but no sector valids were on. ICBI took line out",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L2 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x2d126",
"EventName":"PM_MRK_DATA_FROM_L21_MOD_CYC",
"BriefDescription":"Duration in cycles to reload with Modified (M) data from another core's L2 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x3d146",
"EventName":"PM_MRK_DATA_FROM_L21_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L2 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x2c126",
"EventName":"PM_MRK_DATA_FROM_L21_SHR_CYC",
"BriefDescription":"Duration in cycles to reload with Shared (S) data from another core's L2 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x4d144",
"EventName":"PM_MRK_DATA_FROM_L31_ECO_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's ECO L3 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x2d124",
"EventName":"PM_MRK_DATA_FROM_L31_ECO_MOD_CYC",
"BriefDescription":"Duration in cycles to reload with Modified (M) data from another core's ECO L3 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x3d144",
"EventName":"PM_MRK_DATA_FROM_L31_ECO_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's ECO L3 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x2c124",
"EventName":"PM_MRK_DATA_FROM_L31_ECO_SHR_CYC",
"BriefDescription":"Duration in cycles to reload with Shared (S) data from another core's ECO L3 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x2d144",
"EventName":"PM_MRK_DATA_FROM_L31_MOD",
"BriefDescription":"The processor's data cache was reloaded with Modified (M) data from another core's L3 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x4d124",
"EventName":"PM_MRK_DATA_FROM_L31_MOD_CYC",
"BriefDescription":"Duration in cycles to reload with Modified (M) data from another core's L3 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x1d146",
"EventName":"PM_MRK_DATA_FROM_L31_SHR",
"BriefDescription":"The processor's data cache was reloaded with Shared (S) data from another core's L3 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x4c126",
"EventName":"PM_MRK_DATA_FROM_L31_SHR_CYC",
"BriefDescription":"Duration in cycles to reload with Shared (S) data from another core's L3 on the same chip due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x201e0",
"EventName":"PM_MRK_DATA_FROM_MEM",
"BriefDescription":"The processor's data cache was reloaded from a memory location including L4 from local remote or distant due to a marked load",
"PublicDescription":""
},
{
"EventCode":"0x4f146",
"EventName":"PM_MRK_DPTEG_FROM_L21_MOD",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's L2 on the same chip due to a marked data side request",
"PublicDescription":""
},
{
"EventCode":"0x3f146",
"EventName":"PM_MRK_DPTEG_FROM_L21_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's L2 on the same chip due to a marked data side request",
"BriefDescription":"A Page Table Entry was loaded into the TLB from local core's L2 with dispatch conflict due to a marked data side request",
"PublicDescription":""
},
{
"EventCode":"0x4f144",
"EventName":"PM_MRK_DPTEG_FROM_L31_ECO_MOD",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's ECO L3 on the same chip due to a marked data side request",
"PublicDescription":""
},
{
"EventCode":"0x3f144",
"EventName":"PM_MRK_DPTEG_FROM_L31_ECO_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's ECO L3 on the same chip due to a marked data side request",
"PublicDescription":""
},
{
"EventCode":"0x2f144",
"EventName":"PM_MRK_DPTEG_FROM_L31_MOD",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Modified (M) data from another core's L3 on the same chip due to a marked data side request",
"PublicDescription":""
},
{
"EventCode":"0x1f146",
"EventName":"PM_MRK_DPTEG_FROM_L31_SHR",
"BriefDescription":"A Page Table Entry was loaded into the TLB with Shared (S) data from another core's L3 on the same chip due to a marked data side request",
"PublicDescription":""
},
{
"EventCode":"0x30156",
"EventName":"PM_MRK_FAB_RSP_MATCH",
"BriefDescription":"ttype and cresp matched as specified in MMCR1",
"PublicDescription":""
},
{
"EventCode":"0x4f152",
"EventName":"PM_MRK_FAB_RSP_MATCH_CYC",
"BriefDescription":"cresp/ttype match cycles",
"PublicDescription":""
},
{
"EventCode":"0x2013c",
"EventName":"PM_MRK_FILT_MATCH",
"BriefDescription":"Marked filter Match",
"PublicDescription":""
},
{
"EventCode":"0x1013c",
"EventName":"PM_MRK_FIN_STALL_CYC",
"BriefDescription":"Marked instruction Finish Stall cycles (marked finish after NTC) (use edge detect to count )",
"PublicDescription":"Marked instruction Finish Stall cycles (marked finish after NTC) (use edge detect to count #)"
"BriefDescription":"Continuous 16 cycle(2to1) window where this signals rotates thru sampling each L2 RC machine busy. PMU uses this wave to then do 16 cyc count to sample total number of machs running",
"PublicDescription":""
},
{
"EventCode":"0x20004",
"EventName":"PM_REAL_SRQ_FULL",
"BriefDescription":"Out of real srq entries",
"PublicDescription":""
},
{
"EventCode":"0x2006a",
"EventName":"PM_RUN_CYC_SMT2_SHRD_MODE",
"BriefDescription":"cycles this threads run latch is set and the core is in SMT2 shared mode",
"PublicDescription":"Cycles run latch is set and core is in SMT2-shared mode"
},
{
"EventCode":"0x1006a",
"EventName":"PM_RUN_CYC_SMT2_SPLIT_MODE",
"BriefDescription":"Cycles run latch is set and core is in SMT2-split mode",
"PublicDescription":""
},
{
"EventCode":"0x4006c",
"EventName":"PM_RUN_CYC_SMT8_MODE",
"BriefDescription":"Cycles run latch is set and core is in SMT8 mode",
"BriefDescription":"Store-Hit-Load Table Read Hit with entry Enabled",
"PublicDescription":""
},
{
"EventCode":"0x5090",
"EventName":"PM_SHL_ST_DISABLE",
"BriefDescription":"Store-Hit-Load Table Read Hit with entry Disabled (entry was disabled due to the entry shown to not prevent the flush)",
"PublicDescription":""
},
{
"EventCode":"0x26085",
"EventName":"PM_SN0_ALLOC",
"BriefDescription":"SN mach 0 Busy. Used by PMU to sample ave RC livetime(mach0 used as sample point)",
"PublicDescription":"0.0"
},
{
"EventCode":"0x26084",
"EventName":"PM_SN0_BUSY",
"BriefDescription":"SN mach 0 Busy. Used by PMU to sample ave RC livetime(mach0 used as sample point)",
"PublicDescription":""
},
{
"EventCode":"0xd0b2",
"EventName":"PM_SNOOP_TLBIE",
"BriefDescription":"TLBIE snoop",
"PublicDescription":"TLBIE snoopSnoop TLBIE"
},
{
"EventCode":"0x4608c",
"EventName":"PM_SN_USAGE",
"BriefDescription":"Continuous 16 cycle(2to1) window where this signals rotates thru sampling each L2 SN machine busy. PMU uses this wave to then do 16 cyc count to sample total number of machs running",
"PublicDescription":""
},
{
"EventCode":"0x10028",
"EventName":"PM_STALL_END_GCT_EMPTY",
"BriefDescription":"Count ended because GCT went empty",
"PublicDescription":""
},
{
"EventCode":"0xc090",
"EventName":"PM_STCX_LSU",
"BriefDescription":"STCX executed reported at sent to nest",
"PublicDescription":"STCX executed reported at sent to nest42"
},
{
"EventCode":"0x3090",
"EventName":"PM_SWAP_CANCEL",
"BriefDescription":"SWAP cancel , rtag not available",
"PublicDescription":""
},
{
"EventCode":"0x3092",
"EventName":"PM_SWAP_CANCEL_GPR",
"BriefDescription":"SWAP cancel , rtag not available for gpr",
"PublicDescription":""
},
{
"EventCode":"0x308c",
"EventName":"PM_SWAP_COMPLETE",
"BriefDescription":"swap cast in completed",
"PublicDescription":""
},
{
"EventCode":"0x308e",
"EventName":"PM_SWAP_COMPLETE_GPR",
"BriefDescription":"swap cast in completed fpr gpr",
"PublicDescription":""
},
{
"EventCode":"0xe086",
"EventName":"PM_TABLEWALK_CYC_PREF",
"BriefDescription":"tablewalk qualified for pte prefetches",
"PublicDescription":"tablewalk qualified for pte prefetches42"
},
{
"EventCode":"0x20b2",
"EventName":"PM_TABORT_TRECLAIM",
"BriefDescription":"Completion time tabortnoncd, tabortcd, treclaim",
"PublicDescription":""
},
{
"EventCode":"0xe0ba",
"EventName":"PM_TEND_PEND_CYC",
"BriefDescription":"TEND latency per thread",
"PublicDescription":"TEND latency per thread42"
},
{
"EventCode":"0x10012",
"EventName":"PM_THRD_GRP_CMPL_BOTH_CYC",
"BriefDescription":"Cycles group completed on both completion slots by any thread",
"PublicDescription":"Two threads finished same cycle (gated by run latch)"
},
{
"EventCode":"0x40bc",
"EventName":"PM_THRD_PRIO_0_1_CYC",
"BriefDescription":"Cycles thread running at priority level 0 or 1",
"PublicDescription":""
},
{
"EventCode":"0x40be",
"EventName":"PM_THRD_PRIO_2_3_CYC",
"BriefDescription":"Cycles thread running at priority level 2 or 3",
"PublicDescription":""
},
{
"EventCode":"0x5080",
"EventName":"PM_THRD_PRIO_4_5_CYC",
"BriefDescription":"Cycles thread running at priority level 4 or 5",
"PublicDescription":""
},
{
"EventCode":"0x5082",
"EventName":"PM_THRD_PRIO_6_7_CYC",
"BriefDescription":"Cycles thread running at priority level 6 or 7",
"PublicDescription":"one flop (fadd, fmul, fsub, fcmp, fsel, fabs, fnabs, fres, fsqrte, fneg) operation finishedDecode into 1,2,4 FLOP according to instr IOP, multiplied by #vector elements according to route( eg x1, x2, x4) Only if instr sends finish to ISU"
},
{
"EventCode":"0xa098",
"EventName":"PM_VSU0_2FLOP",
"BriefDescription":"two flops operation (scalar fmadd, fnmadd, fmsub, fnmsub and DP vector versions of single flop instructions)",
"PublicDescription":""
},
{
"EventCode":"0xa09c",
"EventName":"PM_VSU0_4FLOP",
"BriefDescription":"four flops operation (scalar fdiv, fsqrt, DP vector version of fmadd, fnmadd, fmsub, fnmsub, SP vector versions of single flop instructions)",
"PublicDescription":""
},
{
"EventCode":"0xa0a0",
"EventName":"PM_VSU0_8FLOP",
"BriefDescription":"eight flops operation (DP vector versions of fdiv,fsqrt and SP vector versions of fmadd,fnmadd,fmsub,fnmsub)",