2022-04-02 18:24:21 +05:00
[
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L1D data line replacements" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x51" ,
"EventName" : "L1D.REPLACEMENT" ,
"PublicDescription" : "This event counts when new data lines are brought into the L1 Data cache, which cause other lines to be evicted from the cache." ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Cycles a demand request was blocked due to Fill Buffers inavailability." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"CounterMask" : "1" ,
"EventCode" : "0x48" ,
"EventName" : "L1D_PEND_MISS.FB_FULL" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L1D miss oustandings duration in cycles" ,
"Counter" : "2" ,
"CounterHTOff" : "2" ,
"EventCode" : "0x48" ,
"EventName" : "L1D_PEND_MISS.PENDING" ,
"PublicDescription" : "Increments the number of outstanding L1D misses every cycle. Set Cmask = 1 and Edge =1 to count occurrences." ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Cycles with L1D load Misses outstanding." ,
"Counter" : "2" ,
"CounterHTOff" : "2" ,
"CounterMask" : "1" ,
"EventCode" : "0x48" ,
"EventName" : "L1D_PEND_MISS.PENDING_CYCLES" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"AnyThread" : "1" ,
"BriefDescription" : "Cycles with L1D load Misses outstanding from any thread on physical core." ,
"Counter" : "2" ,
"CounterHTOff" : "2" ,
"CounterMask" : "1" ,
"EventCode" : "0x48" ,
"EventName" : "L1D_PEND_MISS.PENDING_CYCLES_ANY" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
} ,
{
"BriefDescription" : "Number of times a request needed a FB entry but there was no entry available for it. That is the FB unavailability was dominant reason for blocking the request. A request includes cacheable/uncacheable demands that is load, store or SW prefetch. HWP are e." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x48" ,
"EventName" : "L1D_PEND_MISS.REQUEST_FB_FULL" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Not rejected writebacks that hit L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x27" ,
"EventName" : "L2_DEMAND_RQSTS.WB_HIT" ,
"PublicDescription" : "Not rejected writebacks that hit L2 cache." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "200003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x50"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 cache lines filling L2" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xF1" ,
"EventName" : "L2_LINES_IN.ALL" ,
"PublicDescription" : "This event counts the number of L2 cache lines brought into the L2 cache. Lines are filled into the L2 cache when there was an L2 miss." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x7"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 cache lines in E state filling L2" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xF1" ,
"EventName" : "L2_LINES_IN.E" ,
"PublicDescription" : "L2 cache lines in E state filling L2." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 cache lines in I state filling L2" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xF1" ,
"EventName" : "L2_LINES_IN.I" ,
"PublicDescription" : "L2 cache lines in I state filling L2." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 cache lines in S state filling L2" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xF1" ,
"EventName" : "L2_LINES_IN.S" ,
"PublicDescription" : "L2 cache lines in S state filling L2." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Clean L2 cache lines evicted by demand" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xF2" ,
"EventName" : "L2_LINES_OUT.DEMAND_CLEAN" ,
"PublicDescription" : "Clean L2 cache lines evicted by demand." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x5"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Dirty L2 cache lines evicted by demand" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xF2" ,
"EventName" : "L2_LINES_OUT.DEMAND_DIRTY" ,
"PublicDescription" : "Dirty L2 cache lines evicted by demand." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x6"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 code requests" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
2022-04-02 18:24:21 +05:00
"EventName" : "L2_RQSTS.ALL_CODE_RD" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all L2 code requests." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "200003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0xe4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand Data Read requests" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSM80" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.ALL_DEMAND_DATA_RD" ,
"PublicDescription" : "Counts any demand and L1 HW prefetch data load requests to L2." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "200003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0xe1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand requests that miss L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSM80" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.ALL_DEMAND_MISS" ,
"PublicDescription" : "Demand requests that miss L2 cache." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "200003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x27"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand requests to L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSM80" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.ALL_DEMAND_REFERENCES" ,
"PublicDescription" : "Demand requests to L2 cache." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "200003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0xe7"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Requests from L2 hardware prefetchers" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.ALL_PF" ,
"PublicDescription" : "Counts all L2 HW prefetcher requests." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "200003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0xf8"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "RFO requests to L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.ALL_RFO" ,
"PublicDescription" : "Counts all L2 store RFO requests." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0xe2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 cache hits when fetching instructions, code reads." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.CODE_RD_HIT" ,
"PublicDescription" : "Number of instruction fetches that hit the L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0xc4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 cache misses when fetching instructions" ,
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.CODE_RD_MISS" ,
"PublicDescription" : "Number of instruction fetches that missed the L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x24"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand Data Read requests that hit L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSM80" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.DEMAND_DATA_RD_HIT" ,
"PublicDescription" : "Counts the number of demand Data Read requests, initiated by load instructions, that hit L2 cache" ,
"SampleAfterValue" : "200003" ,
"UMask" : "0xc1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand Data Read miss L2, no rejects" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSM80" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.DEMAND_DATA_RD_MISS" ,
"PublicDescription" : "Demand data read requests that missed L2, no rejects." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x21"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 prefetch requests that hit L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.L2_PF_HIT" ,
"PublicDescription" : "Counts all L2 HW prefetcher requests that hit L2." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0xd0"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 prefetch requests that miss L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.L2_PF_MISS" ,
"PublicDescription" : "Counts all L2 HW prefetcher requests that missed L2." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x30"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "All requests that miss L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSM80" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.MISS" ,
"PublicDescription" : "All requests that missed L2." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x3f"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "All L2 requests" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSM80" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.REFERENCES" ,
"PublicDescription" : "All requests to L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0xff"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "RFO requests that hit L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.RFO_HIT" ,
"PublicDescription" : "Counts the number of store RFO requests that hit the L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0xc2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "RFO requests that miss L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x24" ,
"EventName" : "L2_RQSTS.RFO_MISS" ,
"PublicDescription" : "Counts the number of store RFO requests that miss the L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x22"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 or L3 HW prefetches that access L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf0" ,
"EventName" : "L2_TRANS.ALL_PF" ,
"PublicDescription" : "Any MLC or L3 HW prefetch accessing L2, including rejects." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x8"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Transactions accessing L2 pipe" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf0" ,
"EventName" : "L2_TRANS.ALL_REQUESTS" ,
"PublicDescription" : "Transactions accessing L2 pipe." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x80"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 cache accesses when fetching instructions" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf0" ,
"EventName" : "L2_TRANS.CODE_RD" ,
"PublicDescription" : "L2 cache accesses when fetching instructions." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand Data Read requests that access L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf0" ,
"EventName" : "L2_TRANS.DEMAND_DATA_RD" ,
"PublicDescription" : "Demand data read requests that access L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L1D writebacks that access L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf0" ,
"EventName" : "L2_TRANS.L1D_WB" ,
"PublicDescription" : "L1D writebacks that access L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x10"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 fill requests that access L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf0" ,
"EventName" : "L2_TRANS.L2_FILL" ,
"PublicDescription" : "L2 fill requests that access L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x20"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "L2 writebacks that access L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf0" ,
"EventName" : "L2_TRANS.L2_WB" ,
"PublicDescription" : "L2 writebacks that access L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x40"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "RFO requests that access L2 cache" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf0" ,
"EventName" : "L2_TRANS.RFO" ,
"PublicDescription" : "RFO requests that access L2 cache." ,
"SampleAfterValue" : "200003" ,
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Cycles when L1D is locked" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x63" ,
"EventName" : "LOCK_CYCLES.CACHE_LOCK_DURATION" ,
"PublicDescription" : "Cycles in which the L1D is locked." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "2000003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Core-originated cacheable demand requests missed L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x2E" ,
"EventName" : "LONGEST_LAT_CACHE.MISS" ,
"PublicDescription" : "This event counts each cache miss condition for references to the last level cache." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x41"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Core-originated cacheable demand requests that refer to L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0x2E" ,
"EventName" : "LONGEST_LAT_CACHE.REFERENCE" ,
"PublicDescription" : "This event counts requests originating from the core that reference a cache line in the last level cache." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x4f"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops which data sources were L3 and cross-core snoop hits in on-pkg core cache." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
"Data_LA" : "1" ,
2022-05-12 10:47:00 -07:00
"Errata" : "HSD29, HSD25, HSM26, HSM30" ,
"EventCode" : "0xD2" ,
"EventName" : "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_HIT" ,
"PEBS" : "1" ,
"SampleAfterValue" : "20011" ,
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops which data sources were HitM responses from shared L3." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD29, HSD25, HSM26, HSM30" ,
"EventCode" : "0xD2" ,
"EventName" : "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_HITM" ,
"PEBS" : "1" ,
"SampleAfterValue" : "20011" ,
"UMask" : "0x4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops which data sources were L3 hit and cross-core snoop missed in on-pkg core cache." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD29, HSD25, HSM26, HSM30" ,
"EventCode" : "0xD2" ,
"EventName" : "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_MISS" ,
"PEBS" : "1" ,
"SampleAfterValue" : "20011" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops which data sources were hits in L3 without snoops required." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
"Data_LA" : "1" ,
2022-05-12 10:47:00 -07:00
"Errata" : "HSD74, HSD29, HSD25, HSM26, HSM30" ,
"EventCode" : "0xD2" ,
"EventName" : "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_NONE" ,
"PEBS" : "1" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x8"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Data from local DRAM either Snoop not needed or Snoop Miss (RspI)" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD74, HSD29, HSD25, HSM30" ,
"EventCode" : "0xD3" ,
"EventName" : "MEM_LOAD_UOPS_L3_MISS_RETIRED.LOCAL_DRAM" ,
"PEBS" : "1" ,
"PublicDescription" : "This event counts retired load uops where the data came from local DRAM. This does not include hardware prefetches." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops which data sources were load uops missed L1 but hit FB due to preceding miss to the same cache line with data not ready." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
"Data_LA" : "1" ,
2022-05-12 10:47:00 -07:00
"Errata" : "HSM30" ,
"EventCode" : "0xD1" ,
"EventName" : "MEM_LOAD_UOPS_RETIRED.HIT_LFB" ,
"PEBS" : "1" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x40"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops with L1 cache hits as data sources." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"Data_LA" : "1" ,
2022-04-02 18:24:21 +05:00
"Errata" : "HSD29, HSM30" ,
2022-05-12 10:47:00 -07:00
"EventCode" : "0xD1" ,
2022-04-02 18:24:21 +05:00
"EventName" : "MEM_LOAD_UOPS_RETIRED.L1_HIT" ,
2022-05-12 10:47:00 -07:00
"PEBS" : "1" ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "2000003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops misses in L1 cache as data sources." ,
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
"Data_LA" : "1" ,
"Errata" : "HSM30" ,
2022-04-02 18:24:21 +05:00
"EventCode" : "0xD1" ,
2022-05-12 10:47:00 -07:00
"EventName" : "MEM_LOAD_UOPS_RETIRED.L1_MISS" ,
"PEBS" : "1" ,
"PublicDescription" : "Retired load uops missed L1 cache as data sources." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x8"
} ,
{
"BriefDescription" : "Retired load uops with L2 cache hits as data sources." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"Data_LA" : "1" ,
2022-04-02 18:24:21 +05:00
"Errata" : "HSD76, HSD29, HSM30" ,
2022-05-12 10:47:00 -07:00
"EventCode" : "0xD1" ,
2022-04-02 18:24:21 +05:00
"EventName" : "MEM_LOAD_UOPS_RETIRED.L2_HIT" ,
2022-05-12 10:47:00 -07:00
"PEBS" : "1" ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Miss in mid-level (L2) cache. Excludes Unknown data-source." ,
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
"Data_LA" : "1" ,
"Errata" : "HSD29, HSM30" ,
2022-04-02 18:24:21 +05:00
"EventCode" : "0xD1" ,
2022-05-12 10:47:00 -07:00
"EventName" : "MEM_LOAD_UOPS_RETIRED.L2_MISS" ,
"PEBS" : "1" ,
"PublicDescription" : "Retired load uops missed L2. Unknown data source excluded." ,
"SampleAfterValue" : "50021" ,
"UMask" : "0x10"
} ,
{
"BriefDescription" : "Retired load uops which data sources were data hits in L3 without snoops required." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"Data_LA" : "1" ,
2022-04-02 18:24:21 +05:00
"Errata" : "HSD74, HSD29, HSD25, HSM26, HSM30" ,
2022-05-12 10:47:00 -07:00
"EventCode" : "0xD1" ,
2022-04-02 18:24:21 +05:00
"EventName" : "MEM_LOAD_UOPS_RETIRED.L3_HIT" ,
2022-05-12 10:47:00 -07:00
"PEBS" : "1" ,
"PublicDescription" : "Retired load uops with L3 cache hits as data sources." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "50021" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Miss in last-level (L3) cache. Excludes Unknown data-source." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD74, HSD29, HSD25, HSM26, HSM30" ,
"EventCode" : "0xD1" ,
"EventName" : "MEM_LOAD_UOPS_RETIRED.L3_MISS" ,
"PEBS" : "1" ,
"PublicDescription" : "Retired load uops missed L3. Excludes unknown data source ." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x20"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "All retired load uops." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD29, HSM30" ,
"EventCode" : "0xD0" ,
"EventName" : "MEM_UOPS_RETIRED.ALL_LOADS" ,
"PEBS" : "1" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x81"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "All retired store uops." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD29, HSM30" ,
"EventCode" : "0xD0" ,
"EventName" : "MEM_UOPS_RETIRED.ALL_STORES" ,
"L1_Hit_Indication" : "1" ,
"PEBS" : "1" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x82"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops with locked access." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD76, HSD29, HSM30" ,
"EventCode" : "0xD0" ,
"EventName" : "MEM_UOPS_RETIRED.LOCK_LOADS" ,
"PEBS" : "1" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x21"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops that split across a cacheline boundary." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD29, HSM30" ,
"EventCode" : "0xD0" ,
"EventName" : "MEM_UOPS_RETIRED.SPLIT_LOADS" ,
"PEBS" : "1" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x41"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired store uops that split across a cacheline boundary." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD29, HSM30" ,
"EventCode" : "0xD0" ,
"EventName" : "MEM_UOPS_RETIRED.SPLIT_STORES" ,
"L1_Hit_Indication" : "1" ,
"PEBS" : "1" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x42"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired load uops that miss the STLB." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD29, HSM30" ,
"EventCode" : "0xD0" ,
"EventName" : "MEM_UOPS_RETIRED.STLB_MISS_LOADS" ,
"PEBS" : "1" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x11"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Retired store uops that miss the STLB." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
"CounterHTOff" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"Data_LA" : "1" ,
"Errata" : "HSD29, HSM30" ,
"EventCode" : "0xD0" ,
"EventName" : "MEM_UOPS_RETIRED.STLB_MISS_STORES" ,
"L1_Hit_Indication" : "1" ,
"PEBS" : "1" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x12"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand and prefetch data reads" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xB0" ,
"EventName" : "OFFCORE_REQUESTS.ALL_DATA_RD" ,
"PublicDescription" : "Data read requests sent to uncore (demand and prefetch)." ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x8"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Cacheable and noncachaeble code read requests" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xB0" ,
"EventName" : "OFFCORE_REQUESTS.DEMAND_CODE_RD" ,
"PublicDescription" : "Demand code read requests sent to uncore." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand Data Read requests sent to uncore" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSM80" ,
"EventCode" : "0xb0" ,
"EventName" : "OFFCORE_REQUESTS.DEMAND_DATA_RD" ,
"PublicDescription" : "Demand data read requests sent to uncore." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Demand RFO requests including regular RFOs, locks, ItoM" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xB0" ,
"EventName" : "OFFCORE_REQUESTS.DEMAND_RFO" ,
"PublicDescription" : "Demand RFO read requests sent to uncore, including regular RFOs, locks, ItoM." ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Offcore requests buffer cannot take more entries for this thread core." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xb2" ,
"EventName" : "OFFCORE_REQUESTS_BUFFER.SQ_FULL" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Offcore outstanding cacheable Core Data Read transactions in SuperQueue (SQ), queue to uncore" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD62, HSD61, HSM63" ,
"EventCode" : "0x60" ,
"EventName" : "OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD" ,
"PublicDescription" : "Offcore outstanding cacheable data read transactions in SQ to uncore. Set Cmask=1 to count cycles." ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x8"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"CounterMask" : "1" ,
"Errata" : "HSD62, HSD61, HSM63" ,
"EventCode" : "0x60" ,
"EventName" : "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x8"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"CounterMask" : "1" ,
"Errata" : "HSD78, HSD62, HSD61, HSM63, HSM80" ,
"EventCode" : "0x60" ,
"EventName" : "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_DATA_RD" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"CounterMask" : "1" ,
"Errata" : "HSD62, HSD61, HSM63" ,
"EventCode" : "0x60" ,
"EventName" : "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_RFO" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD62, HSD61, HSM63" ,
"EventCode" : "0x60" ,
"EventName" : "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_CODE_RD" ,
"PublicDescription" : "Offcore outstanding Demand code Read transactions in SQ to uncore. Set Cmask=1 to count cycles." ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x2"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Offcore outstanding Demand Data Read transactions in uncore queue." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD78, HSD62, HSD61, HSM63, HSM80" ,
"EventCode" : "0x60" ,
"EventName" : "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD" ,
"PublicDescription" : "Offcore outstanding demand data read transactions in SQ to uncore. Set Cmask=1 to count cycles." ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"CounterMask" : "6" ,
"Errata" : "HSD78, HSD62, HSD61, HSM63, HSM80" ,
"EventCode" : "0x60" ,
"EventName" : "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD_GE_6" ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Offcore outstanding RFO store transactions in SuperQueue (SQ), queue to uncore" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"Errata" : "HSD62, HSD61, HSM63" ,
"EventCode" : "0x60" ,
"EventName" : "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_RFO" ,
"PublicDescription" : "Offcore outstanding RFO store transactions in SQ to uncore. Set Cmask=1 to count cycles." ,
"SampleAfterValue" : "2000003" ,
"UMask" : "0x4"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Offcore response can be programmed only with a specific pair of event select and counter MSR, and with specific event codes and predefine mask bit value in a dedicated MSR to specify attributes of the offcore transaction." ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE" ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand & prefetch code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.ALL_CODE_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x04003C0244" ,
"Offcore" : "1" ,
"PublicDescription" : "Counts all demand & prefetch code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand & prefetch data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.HITM_OTHER_CORE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x10003C0091" ,
"Offcore" : "1" ,
"PublicDescription" : "Counts all demand & prefetch data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand & prefetch data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x04003C0091" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all demand & prefetch data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
2022-04-02 18:24:21 +05:00
"EventName" : "OFFCORE_RESPONSE.ALL_READS.L3_HIT.HITM_OTHER_CORE" ,
2022-05-12 10:47:00 -07:00
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x10003C07F7" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
2022-04-02 18:24:21 +05:00
"EventName" : "OFFCORE_RESPONSE.ALL_READS.L3_HIT.HIT_OTHER_CORE_NO_FWD" ,
2022-05-12 10:47:00 -07:00
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x04003C07F7" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all requests hit in the L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.ALL_REQUESTS.L3_HIT.ANY_RESPONSE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x3F803C8FFF" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all requests hit in the L3" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand & prefetch RFOs hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
2022-04-02 18:24:21 +05:00
"EventName" : "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.HITM_OTHER_CORE" ,
2022-05-12 10:47:00 -07:00
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x10003C0122" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all demand & prefetch RFOs hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand & prefetch RFOs hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
2022-04-02 18:24:21 +05:00
"EventName" : "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD" ,
2022-05-12 10:47:00 -07:00
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x04003C0122" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all demand & prefetch RFOs hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand code reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.HITM_OTHER_CORE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x10003C0004" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all demand code reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x04003C0004" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all demand code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts demand data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.HITM_OTHER_CORE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x10003C0001" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts demand data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts demand data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x04003C0001" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts demand data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand data writes (RFOs) hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.HITM_OTHER_CORE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x10003C0002" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all demand data writes (RFOs) hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all demand data writes (RFOs) hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x04003C0002" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all demand data writes (RFOs) hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all prefetch (that bring data to LLC only) code reads hit in the L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.PF_L2_CODE_RD.L3_HIT.ANY_RESPONSE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x3F803C0040" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all prefetch (that bring data to LLC only) code reads hit in the L3" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts prefetch (that bring data to L2) data reads hit in the L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
2022-04-02 18:24:21 +05:00
"EventName" : "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_HIT.ANY_RESPONSE" ,
2022-05-12 10:47:00 -07:00
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x3F803C0010" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts prefetch (that bring data to L2) data reads hit in the L3" ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all prefetch (that bring data to L2) RFOs hit in the L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.PF_L2_RFO.L3_HIT.ANY_RESPONSE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x3F803C0020" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all prefetch (that bring data to L2) RFOs hit in the L3" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts prefetch (that bring data to LLC only) code reads hit in the L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.PF_L3_CODE_RD.L3_HIT.ANY_RESPONSE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x3F803C0200" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts prefetch (that bring data to LLC only) code reads hit in the L3" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all prefetch (that bring data to LLC only) data reads hit in the L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_HIT.ANY_RESPONSE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x3F803C0080" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all prefetch (that bring data to LLC only) data reads hit in the L3" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Counts all prefetch (that bring data to LLC only) RFOs hit in the L3" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3" ,
"EventCode" : "0xB7, 0xBB" ,
"EventName" : "OFFCORE_RESPONSE.PF_L3_RFO.L3_HIT.ANY_RESPONSE" ,
"MSRIndex" : "0x1a6,0x1a7" ,
"MSRValue" : "0x3F803C0100" ,
2022-04-02 18:24:21 +05:00
"Offcore" : "1" ,
2022-05-12 10:47:00 -07:00
"PublicDescription" : "Counts all prefetch (that bring data to LLC only) RFOs hit in the L3" ,
"SampleAfterValue" : "100003" ,
"UMask" : "0x1"
2022-04-02 18:24:21 +05:00
} ,
{
2022-05-12 10:47:00 -07:00
"BriefDescription" : "Split locks in SQ" ,
2022-04-02 18:24:21 +05:00
"Counter" : "0,1,2,3" ,
2022-05-12 10:47:00 -07:00
"CounterHTOff" : "0,1,2,3,4,5,6,7" ,
"EventCode" : "0xf4" ,
"EventName" : "SQ_MISC.SPLIT_LOCK" ,
2022-04-02 18:24:21 +05:00
"SampleAfterValue" : "100003" ,
2022-05-12 10:47:00 -07:00
"UMask" : "0x10"
2022-04-02 18:24:21 +05:00
}
]