forked from Qortal/Brooklyn
Changes included (and more): 1. Dynamic RAM merge 2. Real-time page scan and allocation 3. Cache compression 4. Real-time IRQ checks 5. Dynamic I/O allocation for Java heap 6. Java page migration 7. Contiguous memory allocation 8. Idle pages tracking 9. Per CPU RAM usage tracking 10. ARM NEON scalar multiplication library 11. NEON/ARMv8 crypto extensions 12. NEON SHA, Blake, RIPEMD crypto extensions 13. Parallel NEON crypto engine for multi-algo based CPU stress reduction
27 lines
798 B
Plaintext
27 lines
798 B
Plaintext
Microsemi MII Management Controller (MIIM) / MDIO
|
|
=================================================
|
|
|
|
Properties:
|
|
- compatible: must be "mscc,ocelot-miim" or "microchip,lan966x-miim"
|
|
- reg: The base address of the MDIO bus controller register bank. Optionally, a
|
|
second register bank can be defined if there is an associated reset register
|
|
for internal PHYs
|
|
- #address-cells: Must be <1>.
|
|
- #size-cells: Must be <0>. MDIO addresses have no size component.
|
|
- interrupts: interrupt specifier (refer to the interrupt binding)
|
|
|
|
Typically an MDIO bus might have several children.
|
|
|
|
Example:
|
|
mdio@107009c {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
compatible = "mscc,ocelot-miim";
|
|
reg = <0x107009c 0x36>, <0x10700f0 0x8>;
|
|
interrupts = <14>;
|
|
|
|
phy0: ethernet-phy@0 {
|
|
reg = <0>;
|
|
};
|
|
};
|